주메뉴 바로가기 본문 바로가기

POPUP ZONE

KAIST PIM반도체설계연구센터 이론 교육
회원 개인정보 추가 작성 요청
KAIST AI-PIM PIM반도체연구센터

IP 검색

4-Bit Capacitive DAC

The 4-bit capacitive DAC is a monolithic, ultra-low power digital-to-analog converter silicon IP implemented in a 28nm CMOS process.
It features a single-ended charge-redistribution architecture based on binary-weighted metal–oxide–metal (MOM) capacitors, optimized for compact area. The output is delivered in a binary-weighted voltage format.

Feature
· • Single-ended 4-bit capacitive DAC
· • Asynchronous operation
· • Settling time: 3-13ns
· • Full-scale range (FSR) of reference voltage: GND+0.2V to VDD-0.4V
· • Resolution:
· - LSB: Reference voltage / 16
· • Integral non-linearity (INL): ±0.13 - ±0.32 LSB
· • Differential non-linearity (DNL): ±0.29 - ±0.42 LSB
· • Maximum switching glitch: 250mV
· • Power consumption: 1.2 nW
· • Operating temperature range: -20 – 65 ℃
· • 26 um^2 core area
Application
· • Analog MAC Operator/Machine Learning
Business Area
Automotive Radar or LiDAR system, Memory system
Category

Analog & Mixed Signal > D/A Converter


Tech Specs
  • IP Name :

    4-Bit Capacitive DAC

  • Provider :

    SeongHwan Cho

  • Foundry :

    SAMSUNG

  • Technology :

    28nm

Deliverables
· Schematic netlist & testbench
Validation Status
· Simulation-proven
Availability
Samsung 28nm Only
Benefits
·
List